Chapter 4 Wafer Manufacturing and Epitaxy Growing
Transcription
Chapter 4 Wafer Manufacturing and Epitaxy Growing
Chapter 4 Wafer Manufacturing and Epitaxy Growing 2006/9/27 1 Objectives •Give two reasons why silicon dominate •Wafer orientations •Basic steps from sand to wafer •Describe the CZ and FZ methods •Explain the purpose of epitaxial silicon •Describe the epi-silicon deposition process. 2006/9/27 2 1 Crystal Structures •Amorphous –No repeated structure at all •Polycrystalline –Some repeated structures •Single crystal –One repeated structure 2006/9/27 3 Amorphous Structure 2006/9/27 Polycrystalline Structure Single Crystal Structure 4 2 Why Silicon? •Abundant, cheap •Silicon dioxide is very stable, strong dielectric, and it is easy to grow in thermal process. •Large band gap, wide operation temperature range. 2006/9/27 5 Name Silicon Symbal Si Atomic number 14 Atomic weight 28.0855 Discoverer Jöns Jacob Berzelius Discovered at Sweden Discovery date 1824 Origin of name From the Latin word "silicis" meaning "flint" Bond length in single crystal Si 2.352 Å Density of solid 2.33 g/cm3 Molar volume 12.06 cm3 Velocity of sound 2200 m/sec Electrical resistivity 100,000 cm Reflectivity 28% Melting point 1414 C Boiling point 2900 C 2006/9/27 6 Source: http://www.shef.ac.uk/chemistry/web-elements/nofr-key/Si.html 3 Unit Cell of Single Crystal Silicon Si Si Si Si Si 2006/9/27 7 Unit Cells in Material 2006/9/27 8 4 Miller Indices 2006/9/27 9 Crystal Orientations: <100> z (100) plane y x 2006/9/27 10 5 Crystal Orientations: <111> z (111) plane (100) plane y x 2006/9/27 11 Crystal Orientations: <110> z (110) plane y x 2006/9/27 12 6 <100> Orientation Plane Basic lattice cell Atom 2006/9/27 13 <111> Orientation Plane Basic lattice cell 2006/9/27 Silicon atom 14 7 <100> Wafer Etch Pits 2006/9/27 15 <111> Wafer Etch Pits 2006/9/27 16 8 Illustration of the Defects Impurity on substitutional site Silicon Atom Impurity in Interstitial Site Silicon Interstitial Vacancy or Schottky Defect Frenkel Defect 2006/9/27 17 Dislocation Defects 2006/9/27 18 9 Stress and Defects Defects can be usually generated during high temperature steps in wafer formation or thermal process due to intrinsic stress. Thermal gradient can be another factor to cause stress, e.g. from oxidation, diffusion, RTA, RTO etc. 2006/9/27 19 From Sand to Wafer •Quartz sand: silicon dioxide •Sand to metallic grade silicon (MGS) •React MGS powder with HCl to form TCS •Purify TCS by vaporization and condensation •React TCS to H2 to form polysilicon (EGS) •Melt EGS and pull single crystal ingot 2006/9/27 20 10 From Sand to Wafer (cont.) •Cut end, polish side, and make notch or flat •Saw ingot into wafers •Edge rounding, lap, wet etch, and CMP •Laser scribe If an epitaxial layer is needed , •Epitaxy deposition 2006/9/27 21 From Sand to Silicon Heat (2000° C) SiO2 Sand + C Carbon Si MGS + CO2 Carbon Dioxide Heat (300°C) Si + HCl TCS + H2 Heat (1100° C) SiHCl3 TCS 2006/9/27 + H2 Hydrogen Si EGS + 3HCl Hydrochloride 22 11 Crystal Pulling: CZ method Single Crystal Silicon Seed Quartz Crucible Molten Silicon 1415 °C Single Crystal silicon Ingot Heating Coils Graphite Crucible 2006/9/27 23 CZ Crystal Pullers 2006/9/27 24 12 CZ Crystal Pulling Source: http://www.fullman.com/semiconductors/_crystalgrowing.html 2006/9/27 25 Floating Zone Method 2006/9/27 26 13 Comparison of the Two Methods •CZ method is more popular –Cheaper –Larger wafer size (300 mm in production) –Reusable materials •Floating Zone –Pure silicon crystal (no crucible) –More expensive, smaller wafer size (150 mm) –Mainly for power devices. 2006/9/27 27 Ingot Polishing, Flat, or Notch Flat, 150 mm and smaller 2006/9/27 Notch, 200 mm and larger 28 14 2006/9/27 29 Wafer Sawing Orientation Notch Coolant Crystal Ingot Saw Blade Ingot Movement Diamond Coating 2006/9/27 30 15 Parameters of Silicon Wafer Wafer Size (mm) 50.8 (2 in) 76.2 (3in) 100 125 150 200 300 m) Thickness 279 381 525 625 675 725 775 Area (cm 2) 20.26 45.61 78.65 112.72 176.72 314.16 706.21 Weight (grams) 1.32 4.05 9.67 17.87 27.82 52,98 127.62 2006/9/27 31 Wafer Edge Rounding Wafer Wafer movement Wafer Before Edge Rounding Wafer After Edge Rounding 2006/9/27 32 16 Wafer Lapping •Rough polished •conventional, abrasive, slurry-lapping •To remove majority of surface damage •To create a flat surface 2006/9/27 33 Wet Etch •Remove defects from wafer surface •4:1:3 mixture of HNO3 (79 wt% in H2O), HF (49 wt% in H2O), and pure CH3COOH. •Chemical reaction: 3 Si + 4 HNO3 + 6 HF 3 H2SiF6 + 4 NO + 8 H2O 2006/9/27 34 17 Chemical Mechanical Polishing Pressure Slurry Wafer Wafer Holder Polishing Pad 2006/9/27 35 Wafer Polishing Operation 2006/9/27 36 18 200 mm Wafer Thickness and Surface Roughness Changes 76 m After Wafer Sawing 914 m 76 m 914 m After Edge Rounding After Etch 12.5 m 814 m <2.5 m 750 m After CMP Virtually Defect Free 725 m After Lapping 2006/9/27 37 Epitaxy Grow • Definition • Purposes • Epitaxy Reactors • Epitaxy Process 2006/9/27 38 19 Epitaxy: Definition •Greek origin •epi: upon •taxy: orderly, arranged •Epitaxial layer is a single crystal layer on a single crystal substrate. 2006/9/27 39 Epitaxy: Purpose •Barrier layer for bipolar transistor –Reduce collector resistance while keep high breakdown voltage. –Only available with epitaxy layer. •Improve device performance for CMOS and DRAM because much lower oxygen, carbon concentration than the wafer crystal. 2006/9/27 40 20 Epitaxy Application, Bipolar Transistor Emitter p+ n + Base Collector p n + Al• Cu• Si SiO2 n-Epi p+ Electron flow n+ Buried Layer P-substrate 2006/9/27 41 Epitaxy Application: CMOS Metal 1, Al• Cu W STI BPSG n+ n+ P-Well USG p+ p+ N-Well P-type Epitaxy Silicon P-Wafer 2006/9/27 42 21 Silicon Source Gases Silane SiH4 Dichlorosilane (DCS) SiH2Cl2 Trichlorosilane (TCS) SiHCl3 Tetrachlorosilane SiCl4 Diborane B2H6 Phosphine PH3 Arsine AsH3 2006/9/27 43 DCS Epitaxy Grow, Arsenic Doping Heat (1100 ° C) SiH2Cl2 DCS Si + Epi 2HCl Hydrochloride Heat (1100 ° C) AsH3 2006/9/27 As + 3/2 H2 44 22 Schematic of DCS Epi Grow and Arsenic Doping Process SiH2Cl2 AsH3 H2 HCl Si AsH3 As H 2006/9/27 45 Epitaxial Silicon Growth Rate Trends Temperature (°C) Growth Rate, micron/min 1300 1200 1100 1000 1.0 900 800 700 0.5 0.2 SiH4 Mass transport limited 0.1 SiHCl3 0.05 0.02 Surface reaction limited SiH2Cl2 0.01 0.7 2006/9/27 0.8 0.9 1000/T(K) 1.0 1.1 46 23 Barrel Reactor Radiation Heating Coils Wafers 2006/9/27 47 Vertical Reactor Wafers Heating Coils Reactants Reactants and byproducts 2006/9/27 48 24 Horizontal Reactor Heating Coils Wafers Reactants Reactants and byproducts 2006/9/27 49 Epitaxy Process, Batch System •Hydrogen purge, temperature ramp up •HCl clean •Epitaxial layer grow •Hydrogen purge, temperature cool down •Nitrogen purge •Open Chamber, wafer unloading, reloading 2006/9/27 50 25 Single Wafer Reactor • Sealed chamber, hydrogen ambient • Capable for multiple chambers on a mainframe • Large wafer size (to 300 mm) • Better uniformity control 2006/9/27 51 Single Wafer Reactor Heat Radiation Heating Lamps Wafer Reactants Reactants & byproducts Susceptor 2006/9/27 Quartz Lift Fingers Quartz Window 52 26 Epitaxy Process, Single Wafer System •Hydrogen purge, clean, temperature ramp up •Epitaxial layer grow •Hydrogen purge, heating power off •Wafer unloading, reloading •In-situ HCl clean, 2006/9/27 53 Why Hydrogen Purge •Most systems use nitrogen as purge gas •Nitrogen is a very stable abundant •At > 1000 C, N2 can react with silicon •SiN on wafer surface affects epi deposition •H2 is used for epitaxy chamber purge •Clean wafer surface by hydrides formation 2006/9/27 54 27 Defects in Epitaxy Layer Stacking Fault from Surface Nucleation Dislocation Stacking Fault form Substrate Stacking Fault Impurity Particle Hillock Epi Layer Substrate After S.M. Zse’ s VLSI Technology 2006/9/27 55 Future Trends •Larger wafer size •Single wafer epitaxial grow •Low temperature epitaxy •Ultra high vacuum (UHV, to 10-9 Torr) •Selective epitaxy 2006/9/27 56 28 Summary •Silicon is abundant, cheap and has strong, stable and easy grown oxide. •Miller indices and wafer orientation •CZ and floating zone (FZ), CZ is more popular •Sawing, edging, lapping, etching and CMP 2006/9/27 57 Summary •Epitaxy: single crystal on single crystal •Needed for bipolar and high performance CMOS, DRAM. •Silane, DCS, TCS as silicon precursors •B2H6 as P-type dopant •PH3 and AsH3 as N-type dopants •Batch and single wafer systems 2006/9/27 58 29 Future Trend •Silicon on insulator (SOI) is emerging ! •SOI technology for next generation IC •Compound semiconductor is rising ! •SiC , GaN for fast speed and high power devices 2006/9/27 59 30